噪音(视频)
存水弯(水管)
电气工程
电子线路
数字电子学
计算机科学
电子工程
物理
工程类
人工智能
气象学
图像(数学)
作者
Mulong Luo,Li Wang,Shaofeng Guo,Jing Wang,Jibin Zou,Ru Huang
标识
DOI:10.1109/ted.2014.2368191
摘要
Random telegraph noise (RTN) is one of the important dynamic variation sources in ultrascaled MOSFETs. In this paper, the recently focused ac trap effects of RTN in digital circuits and their impacts on circuit performance are systematically investigated. Instead of trap occupancy probability under dc bias condition (p dc ), which is traditionally used for RTN characterization, ac trap occupancy probability (p ac ), i.e., the effective percentage of time trap being occupied under ac bias condition, is proposed and evaluated analytically to investigate the dynamic trapping/detrapping behavior of RTN. A simulation approach that fully integrates the dynamic properties of ac trap effects is presented for accurate simulation of RTN in digital circuits. The impacts of RTN on digital circuit performances, e.g., failure probabilities of SRAM cells and jitters of ring oscillators, are then evaluated by the simulations and verified against predictions based on p ac . The results show that degradations are highly workload dependent and that p ac is critical in accurately evaluating the RTN-induced performance degradation and variability. The results are helpful for robust and resilient circuit design.
科研通智能强力驱动
Strongly Powered by AbleSci AI