金属浇口
绝缘体上的硅
材料科学
栅极电介质
光电子学
噪音(视频)
栅氧化层
高-κ电介质
电介质
锡
堆栈(抽象数据类型)
氧化物
次声
MOSFET
等效氧化层厚度
硅
电气工程
晶体管
计算机科学
工程类
物理
声学
冶金
人工智能
电压
图像(数学)
程序设计语言
作者
Eddy Simoen,Liang He,Barry O’Sullivan,A. Veloso,Naoto Horiguchi,Nadine Collaert,Cor Claeys
出处
期刊:ECS transactions
[The Electrochemical Society]
日期:2017-08-01
卷期号:80 (4): 69-80
被引量:4
标识
DOI:10.1149/08004.0069ecst
摘要
A review is given about the impact of the metal gate (MG) in a High-k/Metal Gate (HKMG) stack on the quality and defectivity of the dielectric, assessed by low-frequency (LF) noise spectroscopy. In a first part, processing aspects are discussed, like, the thickness of the MG and the implementation of a gate-last approach. In the latter case, it is shown that both the cleaning (or dummy gate removal), the growth of the interfacial SiO2 layer (chemical versus thermal) and a post-HfO2-deposition heat or SF6 plasma treatment need to be optimized for reducing the gate oxide trap density. In a second part, different MGs are compared from a viewpoint of noise magnitude. It is generally found that alternatives to the standard TiN gate yield better static and noise performance. Results will be presented both for scaled planar and FinFET technologies; the latter fabricated on either bulk or Silicon-on-Insulator (SOI) substrates. Also results on Gate-All-Around NanoWire FETs (GAA NWFETs) fabricated on SOI will be included.
科研通智能强力驱动
Strongly Powered by AbleSci AI