网络列表
计算机科学
控制逻辑
信号(编程语言)
理论计算机科学
逻辑门
逻辑综合
算法
嵌入式系统
程序设计语言
作者
James Geist,Travis Meade,Shaojie Zhang,Yier Jin
标识
DOI:10.1109/dac18072.2020.9218616
摘要
The ability to reverse engineer a hardware netlist in order to detect malicious logic has become an important problem in recent years. Much work has been done on algorithmically identifying structure and state in circuits; the first step of which is to separate control signals from data signals. The most current tools rely on topological comparisons of logic in order to identify signals which are uniquely structured in the netlist, as these signals are likely control signals. However, topological comparisons become less effective when a netlist has been resynthesized and optimized. We present a new tool, RELIC-FUN, based on netlist slicing and functional comparison of logic. Experimental results show that depending on netlist size, optimization, and control logic density, the proposed algorithm can be more accurate, and faster, than existing topological algorithms in many cases.
科研通智能强力驱动
Strongly Powered by AbleSci AI