压阻效应
材料科学
缩进
晶体管
CMOS芯片
绝缘体上的硅
MOSFET
有限元法
应变硅
节点(物理)
硅
压力(语言学)
光电子学
电子工程
电气工程
结构工程
复合材料
电压
工程类
晶体硅
非晶硅
哲学
语言学
作者
S. Schlipf,André Clausner,Paul Jarman,Simone Capecchi,Laura Wambera,Karsten Meier,Ehrenfried Zschech
标识
DOI:10.1109/ted.2021.3059184
摘要
The stress-related change in the characteristics of transistors manufactured in the 22 nm fully depleted silicon on insulator (FDSOI) CMOS technology node is studied with advanced experimental indentation setups. Precisely, NAND and NOR ring oscillator circuits are used to monitor the strain-caused mobility deviations in the silicon transistor channels. Piezoresistive coefficients for strained silicon are calculated from the experimental indentations data using spherical and cylindrical tip geometries. In contrast to spherical tips, the cylindrical indentation tips enable to induce the stress more selectively into a desired direction. To set up the experimental details appropriately, finite element (FE) simulations have been used. Additionally, FE method (FEM) studies are conducted to compute the quantitative strain values in the silicon transistor channels as a function of contact load as well as chip and tip geometries. Using the signal deviations of the RO circuits subjected to strain from spherical and cylindrical indentation, a set of equations using the linearized piezoresistive model are created to determine the directional piezoresistive coefficients.
科研通智能强力驱动
Strongly Powered by AbleSci AI