计算机科学
布线(电子设计自动化)
沃罗诺图
加速
计算
并行计算
Chord(对等)
拓扑(电路)
分布式计算
算法
计算机网络
数学
工程类
几何学
电气工程
作者
Yujie Cai,Yang Hsu,Yao‐Wen Chang
标识
DOI:10.1109/dac18074.2021.9586296
摘要
In modern packaging technology, redistribution layers (RDLs) are often used to redistribute interconnections among multiple chips and between I/O pads and bump pads. For high-density RDL routing, irregular vias, where vias can be placed at arbitrary locations, are adopted to better utilize RDL resources to obtain desired routing solutions. As the problem size increases, however, using irregular vias may suffer from high computation overheads. Moreover, most previous works route pre-assignment (PA) and free-assignment (FA) nets in separate stages, incurring routing resource competition. To remedy these disadvantages, we propose a simultaneous PA and FA routing framework with irregular RDL via planning. In this paper, we first propose a novel partitioning method based on the Voronoi diagram to handle irregular via structures and derive a theoretical upper bound on the number of generated regions. We then propose a chord-based tile model and a net-sequence list to generate non-crossing guides for PA and FA nets on the same routing graph. Finally, we develop a novel geometry-based pattern routing to obtain the final solutions. Experimental results show that our work can achieve 100% routability and an average 30X speedup over the-state-of-the-art work.
科研通智能强力驱动
Strongly Powered by AbleSci AI