无杂散动态范围
逐次逼近ADC
比较器
CMOS芯片
电子工程
奈奎斯特频率
动态范围
噪音(视频)
模数转换器
线性
校准
计算机科学
作者
Yuhua Liang,Changying Li,Shubin Liu,Zm Zhu
标识
DOI:10.1109/tbcas.2022.3147954
摘要
This paper presents a 14-b 20-MS/s energy-efficient SAR ADC in 65-nm CMOS technology for portable medical ultrasound systems. To break the limitation of the ADC linearity on the DAC size in a SAR ADC, a background mismatch calibration technique is employed. As a result, the thermal noise will be the major constraint for the DAC size. In addition, a compact noise-reduction technique is proposed to alleviate the adverse impact of the input-referred comparator noise on the effective resolution. Moreover, a 2.5-V on-chip LDO, which serves as the reference generator for the ADC core, is also integrated to guarantee the reference accuracy and to suppress the supply noise. To reduce the capacitive load of the comparator and boost the comparison speed, a low fan-in SAR logic is also designed. With the proposed mismatch calibration technique and the noise-reduction technique activated, measured results indicate that the peak signal-to-noise-and-distortion ratio (SNDR) and the spurious-free dynamic range (SFDR) achieve 78.8dB and 95.4dB, respectively. At 20MS/s, the ADC consumes 6.8mW from its 1.2V/3.3V supplies in total, leading to an SNDR-based Schreier FOM of 170.5dB at Nyquist. The active area of the ADC is 450540m2.
科研通智能强力驱动
Strongly Powered by AbleSci AI