平版印刷术
可制造性设计
热点(地质)
计算机科学
模式匹配
光刻
集成电路
物理设计
电子线路
集成电路布局
电子工程
工程类
材料科学
纳米技术
电气工程
人工智能
光电子学
地球物理学
地质学
操作系统
作者
I-Lun Tseng,Zhao Chuan Lee,Yongfu Li,Valerio Pérez,Vikas Tripathi,Jonathan Yoong Seang Ong
摘要
At advanced and mainstream process nodes (e.g., 7nm, 14nm, 22nm, and 55nm process nodes), lithography hotspots can exist in layouts of integrated circuits even if the layouts pass design rule checking (DRC). Existence of lithography hotspots in a layout can cause manufacturability issues, which can result in yield losses of manufactured integrated circuits. In order to detect lithography hotspots existing in physical layouts, pattern matching (PM) algorithms and commercial PM tools have been developed. However, there are still needs to use DRC tools to perform PM operations. In this paper, we propose a PM synthesis methodology, which uses a continuous refinement technique, for the automatic synthesis of a given lithography hotspot pattern into a DRC deck, which consists of layer operation commands, so that an equivalent PM operation can be performed by executing the synthesized deck with the use of a DRC tool. Note that the proposed methodology can deal with not only exact patterns, but also range patterns. Also, lithography hotspot patterns containing multiple layers can be processed. Experimental results show that the proposed methodology can accurately and efficiently detect lithography hotspots in physical layouts.
科研通智能强力驱动
Strongly Powered by AbleSci AI