PMOS逻辑
NMOS逻辑
材料科学
光电子学
逻辑门
金属浇口
铜互连
硅
晶体管
电气工程
互连
电介质
栅氧化层
计算机科学
工程类
电压
计算机网络
作者
K. Mistry,R. Chau,Changhwan Choi,G. Ding,K. Fischer,T. Ghani,R. Grover,Won Seok Han,Dennis G. Hanken,M. Hattendorf,Jun He,C. Allen,J. Hicks,R. Huessner,D. Ingerly,Pulkit Jain,R. James,Lain‐Jong Li,S. Joshi,C. Kenyon
出处
期刊:International Electron Devices Meeting
日期:2007-12-01
被引量:793
标识
DOI:10.1109/iedm.2007.4418914
摘要
A 45 nm logic technology is described that for the first time incorporates high-k + metal gate transistors in a high volume manufacturing process. The transistors feature 1.0 nm EOT high-k gate dielectric, dual band edge workfunction metal gates and third generation strained silicon, resulting in the highest drive currents yet reported for NMOS and PMOS. The technology also features trench contact based local routing, 9 layers of copper interconnect with low-k ILD, low cost 193 nm dry patterning, and 100% Pb-free packaging. Process yield, performance and reliability are demonstrated on 153 Mb SRAM arrays with SRAM cell size of 0.346 mum 2 , and on multiple microprocessors.
科研通智能强力驱动
Strongly Powered by AbleSci AI