XNOR门
晶体管
与非门
逻辑门
通流晶体管逻辑
NOR门
计算机科学
晶体管计数
极性(国际关系)
非逻辑
NMOS逻辑
和或反转
电气工程
电子工程
材料科学
电压
工程类
化学
生物化学
细胞
作者
Zhe Sheng,Jianguo Dong,Wennan Hu,Yue Wang,Haoran Sun,David Wei Zhang,Peng Zhou,Zengxing Zhang
出处
期刊:Nano Letters
[American Chemical Society]
日期:2023-05-26
卷期号:23 (11): 5242-5249
被引量:9
标识
DOI:10.1021/acs.nanolett.3c01248
摘要
Logic-in-memory architecture holds great promise to meet the high-performance and energy-efficient requirements of data-intensive scenarios. Two-dimensional compacted transistors embedded with logic functions are expected to extend Moore's law toward advanced nodes. Here we demonstrate that a WSe2/h-BN/graphene based middle-floating-gate field-effect transistor can perform under diverse current levels due to the controllable polarity by the control gate, floating gate, and drain voltages. Such electrical tunable characteristics are employed for logic-in-memory architectures and can behave as reconfigurable logic functions of AND/XNOR within a single device. Compared to the conventional devices like floating-gate field-effect transistors, our design can greatly decrease the consumption of transistors. For AND/NAND, it can save 75% transistors by reducing the transistor number from 4 to 1; for XNOR/XOR, it is even up to 87.5% with the number being reduced from 8 to 1.
科研通智能强力驱动
Strongly Powered by AbleSci AI