散热片
微通道
薄脆饼
材料科学
热阻
炸薯条
晶圆级封装
互连
光电子学
集成电路
结温
芯片级封装
制作
三维集成电路
电子工程
热的
电气工程
纳米技术
工程类
电信
医学
气象学
病理
替代医学
物理
作者
Bing Dang,Muhannad S. Bakir,Deepak Sekar,Calvin King,J.D. Meindl
标识
DOI:10.1109/tadvp.2009.2035999
摘要
Power dissipation in microprocessors is projected to reach a level that may necessitate chip-level liquid cooling in the near future. An on-chip microchannel heat sink can reduce the total thermal interfaces between an integrated circuit chip and the convective cooling medium and therefore yield smaller junction-to-ambient thermal resistance. This paper reports the fabrication, assembly, and testing of a silicon chip with complementary metal-oxide-semiconductor process compatible microchannel heat sink and thermofluidic chip input/output (I/O) interconnects fabricated using wafer-level batch processing. Ultra-small form factor, low-cost fabrication and assembly (system integration) are achieved for 2D and 3D chips, as the microchannel heat sink is fabricated directly on back-side of each chip. Through-wafer electrical and fluidic vias are used to interconnect the monolithically integrated microchannel heat sink to thermofluidic chip I/O interconnections. The feasibility of the novel fluidic I/O interconnect is demonstrated through preliminary thermal resistance measurements.
科研通智能强力驱动
Strongly Powered by AbleSci AI