抖动
锁相环
偏压
带宽(计算)
PLL多位
CMOS芯片
相位噪声
电子工程
物理
控制理论(社会学)
电压
计算机科学
光电子学
电气工程
工程类
电信
控制(管理)
人工智能
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:1996-11-01
卷期号:31 (11): 1723-1732
被引量:786
标识
DOI:10.1109/jssc.1996.542317
摘要
Delay-locked loop (DLL) and phase-locked loop (PLL) designs based upon self-biased techniques are presented. The DLL and PLL designs achieve process technology independence, fixed damping factor, fixed bandwidth to operating frequency ratio, broad frequency range, input phase offset cancellation, and, most importantly, low input tracking jitter. Both the damping factor and the bandwidth to operating frequency ratio are determined completely by a ratio of capacitances. Self-biasing avoids the necessity for external biasing, which can require special bandgap bias circuits, by generating all of the internal bias voltages and currents from each other so that the bias levels are completely determined by the operating conditions. Fabricated in a 0.5-/spl mu/m N-well CMOS gate array process, the PLL achieves an operating frequency range of 0.0025 MHz to 550 MHz and input tracking jitter of 384 ps at 250 MHz with 500 mV of low frequency square wave supply noise.
科研通智能强力驱动
Strongly Powered by AbleSci AI