寄生提取
MOSFET
电子工程
CMOS芯片
互连
可扩展性
微波食品加热
薄脆饼
嵌入
材料科学
晶体管
工程类
电气工程
计算机科学
电压
电信
数据库
人工智能
作者
M.H. Cho,Yanzhi Wang,Lei Wu
标识
DOI:10.1093/ietele/e90-c.9.1708
摘要
In this paper, we propose an accurate and scalable S-parameter de-embedding method for RF/microwave on-wafer characterization of silicon MOSFETs. Based on cascade configurations, this method utilizes planar open, short, and thru standards to estimate the effects of surrounding parasitic networks on a MOS transistor. The bulk-shielded open and short standards are used to simulate and de-embed the probe-pad parasitics. The thru standard are used to extract the interconnect parameters for subtracting the interconnect parasitics in gate and drain terminals of the MOSFET. To further eliminate the parasitics of dangling leg in source terminal of the MOSFET, we also introduce the microwave and multi-port network analysis to accomplish the two-port-to-three-port transformation for S -parameters. The MOSFET and its corresponding de-embedding standards were fabricated in a standard CMOS process and characterized up to 40GHz. The scalability of the open, short, and thru standards is demonstrated and the performance of the proposed de-embedding procedure is validated by comparison with several de-embedding techniques.
科研通智能强力驱动
Strongly Powered by AbleSci AI