CMOS芯片
量子隧道
掺杂剂
阈下传导
晶体管
光电子学
硅
电气工程
摇摆
拓扑(电路)
阈下摆动
物理
材料科学
纳米技术
场效应晶体管
电压
工程类
兴奋剂
声学
作者
Ramanathan Gandhi,Zhixian Chen,Navab Singh,Kaustav Banerjee,Sungjoo Lee
标识
DOI:10.1109/led.2011.2165331
摘要
We present a vertical-silicon-nanowire-based p-type tunneling field-effect transistor (TFET) using CMOS-compatible process flow. Following our recently reported n-TFET , a low-temperature dopant segregation technique was employed on the source side to achieve steep dopant gradient, leading to excellent tunneling performance. The fabricated p-TFET devices demonstrate a subthreshold swing (SS) of 30 mV/decade averaged over a decade of drain current and an I on / I off ratio of >; 10 5 . Moreover, an SS of 50 mV/decade is maintained for three orders of drain current. This demonstration completes the complementary pair of TFETs to implement CMOS-like circuits.
科研通智能强力驱动
Strongly Powered by AbleSci AI