寄生元件
电感
寄生提取
寄生电容
响铃
电子工程
瞬态(计算机编程)
电气工程
工程类
计算机科学
电容
电压
物理
量子力学
滤波器(信号处理)
操作系统
电极
标识
DOI:10.1109/tpel.2020.3032521
摘要
This article first developed an inductance model that includes the parasitic mutual inductance between parallel current path segments for SiC multichip power modules. Based on the developed model, the SiC multichip module's transient response was analyzed, important parasitic inductances were identified. The layout was improved based on the transient analysis. The improved package layout can reduce the parasitic inductance without increasing the fabrication difficulty. Experiments were conducted to validate the reduction of parasitic inductances. The parasitic ringing and the crosstalk effect were significantly reduced with the proposed technique. The thermal performance was also improved with the proposed layout.
科研通智能强力驱动
Strongly Powered by AbleSci AI