电容
缩放比例
可靠性(半导体)
沟槽
CMOS芯片
计算机科学
寄生电容
电子工程
集成电路设计
材料科学
电气工程
工程类
嵌入式系统
物理
纳米技术
图层(电子)
电极
量子力学
功率(物理)
数学
几何学
作者
Wen-Chieh Chen,S.-H. Chen,Geert Hellings,E. Bury,Marko Simicic,Zhuo-Jie Wu,Geert Van der Plas,G. Groeseneken,Eric Beyne
摘要
In this paper, the challenges of the I/O development roadmap are discussed. The impact of I/O application in FEOL scaling and 3D integration are evaluated. A cost-efficient circuit solution to the I/O implementation in a gate-all-around (GAA) nanosheet (NS) technology is proposed. The functionality verification and the relevant reliability concerns are assessed in a mature industrial CMOS process. Finally, to foresee the design strategies in future STCO scaling era, the impact of the fully back-side (BS) connections on I/O performance is investigated. Capacitance is doubled compared to front-side (FS) I/O due to the contributions from BS connection layers. The layout techniques can mitigate ~30% of the extra capacitance and the technology option of the deep trench isolation (DTI) is considered to reduce the extra capacitance to only ~8%.
科研通智能强力驱动
Strongly Powered by AbleSci AI