静态随机存取存储器
计算机科学
隐藏物
节点(物理)
网络拓扑
香料
实现(概率)
晶体管
访问时间
MOSFET
拓扑(电路)
电子工程
计算机硬件
电气工程
计算机网络
工程类
数学
统计
结构工程
电压
作者
Divesh,Jatin Jatin,Keshav,Neeta Pandey
标识
DOI:10.1109/vitecon58111.2023.10157250
摘要
The SRAM cells are extensively used in on-chip cache memory in devices such as microprocessors, computers, games controller, and mobile phones etc. This paper examines the performance of six transistor SRAM cell with DTMOS as access/pull-up/pull-down transistors and in combination totaling to seven topologies. Copious simulations in LT spice environment have been performed to compute static and dynamic performance of all the seven topologies using 32 nm PTM model parameters. It is found that pull-up and pull-down based DTMOS structure gives best matrices for stability while access only DTMOS structure gives best delay performance.
科研通智能强力驱动
Strongly Powered by AbleSci AI