有效位数
三角积分调变
抽取
CMOS芯片
带宽(计算)
炸薯条
dBc公司
电子工程
压控振荡器
基带
电气工程
电压
物理
工程类
电信
作者
Hussein Fakhoury,Chadi Jabbour,Van-Tam Nguyen
出处
期刊:Sensors
[Multidisciplinary Digital Publishing Institute]
日期:2022-12-20
卷期号:23 (1): 36-36
被引量:1
摘要
This paper describes a Delta Sigma ADC IC that embeds a 5th-order Continuous-Time Delta Sigma modulator with 40 MHz signal bandwidth, a low ripple 20 to 80 MS/s variable-rate digital decimation filter, a bandgap voltage reference, and high-speed CML buffers on a single die. The ADC also integrates on-chip calibrations for RC time-constant variation and quantizer offset. The chip was fabricated in a 1P7M 65 nm CMOS process. Clocked at 640 MHz, the Continuous-Time Delta Sigma modulator achieves 11-bit ENOB and 76.5 dBc THD up to 40 MHz of signal bandwidth while consuming 82.3 mW.
科研通智能强力驱动
Strongly Powered by AbleSci AI