CMOS芯片
跟踪(教育)
计算机科学
控制器(灌溉)
循环(图论)
功率(物理)
计算机硬件
电气工程
物理
工程类
数学
量子力学
生物
组合数学
教育学
心理学
农学
作者
Soyeong Shin,Han-Gon Ko,Chan‐Ho Kye,Sang‐Yoon Lee,Jaekwang Yun,Doobock Lee,Hae-Kang Jung,Suhwan Kim,Deog‐Kyoon Jeong
出处
期刊:IEEE Transactions on Circuits and Systems Ii-express Briefs
[Institute of Electrical and Electronics Engineers]
日期:2019-12-02
卷期号:67 (10): 1814-1818
被引量:2
标识
DOI:10.1109/tcsii.2019.2957042
摘要
This brief presents a power- and area-efficient forwarded-clock (FC) receiver with a delay-locked loop (DLL)-based self-tracking loop for unmatched memory interfaces. In the proposed FC receiver, the self-tracking loop is composed of two-stage cascaded DLLs to support a burst mode. The proposed scheme compensates for a delay drift neither by relying on data (DQ) transitions nor by re-training but with a write training of the memory controller to fine-tune a data strobe (DQS) path delay through DLLs. The proposed FC receiver is fabricated in the 65-nm CMOS technology and the active area including 4 DQ lanes is 0.0329 mm 2 . After the write training is completed at supply voltage of 1 V, the measured timing margin remains larger than 0.31 UI when the supply voltage drifts in the range of 0.94 V and 1.06 V from the training voltage, 1 V. At the data rate of 6.4 Gb/s, the proposed FC receiver achieves an energy efficiency of 0.45 pJ/bit.
科研通智能强力驱动
Strongly Powered by AbleSci AI