CMOS芯片
计算机科学
循环(图论)
插值(计算机图形学)
电子工程
区间(图论)
延迟计算
锁相环
延迟锁定回路
传播延迟
控制理论(社会学)
抖动
工程类
电信
数学
组合数学
帧(网络)
人工智能
控制(管理)
作者
Jussi-Pekka Jansson,A. Mantyniemi,Juha Kostamovaara
标识
DOI:10.1109/imtc.2009.5168642
摘要
This paper presents the use of a multiplying delay locked loop (MDLL) for delay line-based time interval measurement. The structure is introduced together with the theory behind the performance. Measurement results obtained with a MDLL-based time digitizer designed with 0.35 μm CMOS verify the operation and calculated performance of the device. This MDLL technique with modern CMOS technology makes longrange, high-resolution, linear time interval measurement possible with a small, simple one-level interpolation architecture.
科研通智能强力驱动
Strongly Powered by AbleSci AI