全球导航卫星系统应用
现场可编程门阵列
嵌入式系统
计算机科学
基带
软件无线电
门阵列
灵敏度(控制系统)
卫星系统
卫星导航
模块化设计
全球导航卫星系统增强
计算机硬件
电子工程
全球定位系统
工程类
电信
带宽(计算)
操作系统
作者
Marc Majoral,Javier Arribas,Carles Fernández–Prades
出处
期刊:Sensors
[Multidisciplinary Digital Publishing Institute]
日期:2024-02-22
卷期号:24 (5): 1416-1416
被引量:3
摘要
This paper presents the design, proof-of-concept implementation, and preliminary performance assessment of an affordable real-time High-Sensitivity (HS) Global Navigation Satellite System (GNSS) receiver. Specifically tailored to capture and track weak Galileo E1b/c signals, this receiver aims to support research endeavors focused on advancing GNSS signal processing algorithms, particularly in scenarios characterized by pronounced signal attenuation. Leveraging System-on-Chip Field-Programmable Gate Array (SoC-FPGA) technology, this design merges the adaptability of Software Defined Radio (SDR) concepts with the the robust hardware processing capabilities of FPGAs. This innovative approach enhances power efficiency compared to conventional designs relying on general-purpose processors, thereby facilitating the development of embedded software-defined receivers. Within this architecture, we implemented a modular GNSS baseband processing engine, offering a versatile platform for the integration of novel algorithms. The proposed receiver undergoes testing with live signals, showcasing its capability to process GNSS signals even in challenging scenarios with a carrier-to-noise density ratio (C/N0) as low as 20 dB-Hz, while delivering navigation solutions. This work contributes to the advancement of low-cost, high-sensitivity GNSS receivers, providing a valuable tool for researchers engaged in the development, testing, and validation of experimental GNSS signal processing techniques.
科研通智能强力驱动
Strongly Powered by AbleSci AI