信号(编程语言)
德拉姆
电容器
计算机科学
多路复用
沟槽
晶体管
电气工程
电子工程
计算机硬件
电压
工程类
材料科学
电信
复合材料
程序设计语言
图层(电子)
作者
W.H. Henkels,Wei Hwang
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:1994-07-01
卷期号:29 (7): 829-832
被引量:1
摘要
This paper presents a general signal and layout analysis for the two-transistor, one-capacitor DRAM cell. The 2T, 1C configuration enables significantly larger, typically /spl gsim/3x, raw sense-signal than is achievable in conventional 1T, 1C cells. In general, stray capacitances at the capacitor nodes further increase the signal level; an exact analytic formula is derived in this case, including the dependence upon bitline precharge level. With trench technology, the 2T, 1C cell occupies 25-30% more area than a corresponding folded-bitline 1T, 1C cell; an implementation employing a buried strap is proposed. Maximization of array density requires multiplexing bitlines to sense amps.< >
科研通智能强力驱动
Strongly Powered by AbleSci AI