非易失性存储器
光电子学
材料科学
量子隧道
与非门
纳米线
电气工程
硅
氧化物
集成电路
电场
纳米技术
逻辑门
物理
工程类
冶金
量子力学
作者
Jintao Fu,Navab Singh,K.D. Buddharaju,S.H.G. Teo,Shen Chen,Yu Jiang,Chunxiang Zhu,Ming Yu,Guo‐Qiang Lo,N. Balasubramanian,Dim‐Lee Kwong,Elena Gnani,G. Baccarani
标识
DOI:10.1109/led.2008.920267
摘要
This letter presents a high-speed silicon-oxide-nitride-oxide-silicon (SONOS) nonvolatile memory cell in gate-all-around Si-nanowire (NW) architecture, which is fabricated by using a top-down process technology. The NW cell exhibits faster program and erase (P/E) speed compared to the corresponding planar device; 1 mus for programming and 1 ms for erasing at V GS = plusmn11 V with a threshold voltage shift "DeltaV TH " of 2.6 V using the Fowler-Nordheim tunneling mechanism. At these P/E conditions, the planar device does not show appreciable change. The improvement is originated from: 1) increased electric field at the Si-SiO 2 interface; 2) reduced effective tunnel barrier width; and 3) low electric field in the blocking oxide, as analyzed through simulation. In addition, good data retention makes the NW-based SONOS cell a potential candidate for future high-speed low-voltage NAND-type nonvolatile Flash memory applications.
科研通智能强力驱动
Strongly Powered by AbleSci AI