缩放比例
逻辑门
纳米片
晶体管
材料科学
泄漏(经济)
电气工程
电子工程
场效应晶体管
光电子学
工程类
纳米技术
数学
电压
几何学
经济
宏观经济学
作者
S. Liao,Yang Liu,T.K. Chiu,Wei-Xiang You,Ting Wu,K.F. Yang,Wei‐Yen Woon,W.D. Ho,Zhidan Lin,Hao-Hsiu Hung,Jianxun Huang,Shuhua Huang,Mi‐Ching Tsai,C.L. Yu,S.H. Chen,K. K. Hu,Chih‐Cheng Shih,Y.T. Chen,Cheng‐Yi Liu,H. Y. Lin
标识
DOI:10.1109/iedm45741.2023.10413672
摘要
This study establishes the groundwork for an industry-applicable, integrated nanosheet-based monolithic CFET process architecture with a gate pitch of 48nm. By introducing the middle dielectric isolation, inner spacer, and n/p source-drain isolation, the vertically stacked nFET-on-pFET nanosheet transistors yield a survival rate of over 90% and demonstrate high on-state current with low leakage, achieving a healthy six-order of magnitude on/off current ratio. This work sets the stage for further CFET development and paves the way for a practical process architecture that can fuel future logic technology scaling and PPAC advancement.
科研通智能强力驱动
Strongly Powered by AbleSci AI