无杂散动态范围
开关电容器
电容器
逐次逼近ADC
电容
缓冲器(光纤)
计算机科学
电子工程
CMOS芯片
噪音(视频)
电气工程
物理
工程类
电信
电压
电极
图像(数学)
量子力学
人工智能
作者
Tae-Woong Kim,Youngcheol Chae
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2021-09-10
卷期号:68 (12): 5029-5037
被引量:9
标识
DOI:10.1109/tcsi.2021.3109991
摘要
This paper presents a buffer-embedded noise-shaping SAR ADC, whose input buffer separates the capacitive DAC (CDAC) and the sampling capacitor (C S ) at the input and output of the input buffer. This compensates for the non-linearity of the input buffer and reduces the C S value, resulting in a significant power saving in the input buffer. This buffer-embedded architecture enables the effective implementation of the following passive loop filter and enhances energy efficiency. A bootstrapping switch in the feedback CDAC is coupled to the output of the buffer, thereby avoiding a signal dependency due to the parasitic capacitance of the switch. The buffer-embedded noise-shaping SAR ADC occupies 0.08mm 2 in a 65 nm CMOS process and features a parasitic input capacitor of 0.2 pF. It achieves 73.8 dB SNDR, 77 dB DR and 87.3 dB SFDR in a 2 MHz bandwidth without any calibration. Including the power consumption of the input buffer, the ADC consumes only 2.1 mW.
科研通智能强力驱动
Strongly Powered by AbleSci AI