静态随机存取存储器
NMOS逻辑
功率选通
端口(电路理论)
功率(物理)
计算机科学
电压
电子工程
电气工程
工程类
晶体管
物理
量子力学
作者
Zhongda Zhang,Yuling Yan,Lijun Zhang,Yuan Lou
摘要
SRAM occupies the main area of SoC, its power consumption performance become crucial. Low power SRAM is widely used in IOT device. Power-gating circuit can help SRAM hold low static power during non-read/write period, and multi-VDD using different voltage thresholds in different modules can help SRAM acquire low dynamic power. Read-Write assistant circuit composed by NMOS capacitor helps SRAM read and write faster than before to gain a fast timing performance, and it helps SRAM get the feature of low Vmin and DRV. This design in single port SRAM was tape-out by 14nm FinFET process, and it was verified by ADVANTEST V93000 test platform. The all test result of Vmin, current and data retention voltage meet the single port SRAM design requirements.
科研通智能强力驱动
Strongly Powered by AbleSci AI