低压差调节器
跌落电压
电源抑制比
前馈
调节器
CMOS芯片
负荷调节
控制理论(社会学)
电压调节器
物理
放大器
电压
工程类
电气工程
计算机科学
光电子学
化学
生物化学
基因
控制工程
人工智能
控制(管理)
作者
Young-Sub Yuk,Seung Chul Jung,Chul Kim,Hui-Dong Gwon,Sukhwan Choi,Gyu‐Hyeong Cho
标识
DOI:10.1109/tvlsi.2013.2287282
摘要
This paper presents a 65-nm CMOS low-dropout (LDO) regulator employing a super gain amplifier (SGA) and differential feed-forward noise cancellation to maximize the power supply rejection (PSR). The SGA in the error amplifier is augmented by a positive feedback current mirror, and this SGA boosts the loop gain through local negative feedback. With 1.2 V supply voltage, the LDO regulator has a 200 mV drop-out voltage and the ability to handle a maximum 25 mA load current. The measurement results show a -47 dB PSR ratio of up to 10 MHz and dc load regulation under 1 mV for full load current change.
科研通智能强力驱动
Strongly Powered by AbleSci AI