收发机
CMOS芯片
电气工程
电子工程
锁相环
计算机科学
发射机
相位噪声
无线
炸薯条
作者
E-Hung Chen,Masum Hossain,Brian Leibowitz,Reza Navid,Jihong Ren,Adam Chou,Barry Daly,Milivoje Aleksic,Bruce Su,Simon Li,Makarand Shirasgaonkar,Fred Heaton,J. Zerbe,John Eble
出处
期刊:Symposium on VLSI Circuits
日期:2014-06-01
被引量:3
标识
DOI:10.1109/vlsic.2014.6858361
摘要
A SerDes operating at 40 Gb/s optimized for chip-to-chip communication is presented. Equalization consists of 2-tap feed-forward equalizers (FFE) in both transmitter and receiver, a 3-stage continuous-time linear equalizer (CTLE) and discrete-time equalizers including a 17-tap decision feedback equalizer (DFE) and a 3-tap sampled-FFE in the receiver. The SerDes is realized in 28-nm CMOS technology with 23.2 mW/Gb/s power efficiency at 40 Gb/s.
科研通智能强力驱动
Strongly Powered by AbleSci AI