无杂散动态范围
有效位数
逐次逼近ADC
动态范围
校准
抖动
计算机科学
高动态范围
CMOS芯片
电容器
电子工程
带宽(计算)
物理
电气工程
工程类
电信
电压
量子力学
计算机视觉
作者
Jorge Lagos,Nereo Markulić,Benjamin Hershberg,Davide Dermit,Mithlesh Shrivas,Ewout Martens,Jan Craninckx
标识
DOI:10.23919/vlsicircuits52068.2021.9492354
摘要
We present a single-channel fully-dynamic pipelined SAR ADC that leverages a novel quantizer and narrowband dither injection to achieve fast and comprehensive background calibration of DAC mismatch, interstage gain, and ring amplifier (ringamp) bias optimality. The ADC also includes an on-chip wide-range, fully-dynamic reference regulation system. Consuming 3.3 mW at 500 MS/s, it achieves 10.0 ENOB and 75.5 dB SFDR, yielding a Walden FoM of 6.2 fJ/c.s.
科研通智能强力驱动
Strongly Powered by AbleSci AI