极紫外光刻
平版印刷术
计量学
计算机科学
覆盖
扫描仪
光刻
计算光刻
过程(计算)
多重图案
下一代光刻
进程窗口
十字线
光学接近校正
GSM演进的增强数据速率
步进电机
抵抗
光学
薄脆饼
电子束光刻
材料科学
纳米技术
光电子学
人工智能
物理
程序设计语言
操作系统
图层(电子)
作者
Jan Mulkens,M. M. Hanna,Bram Slachter,Wim Tel,Michael Kubis,Mark J. Maslow,Chris Spence,Vadim Timoshkov
摘要
In this paper we discuss the edge placement error (EPE) for multi-patterning semiconductor manufacturing. In a multi-patterning scheme the creation of the final pattern is the result of a sequence of lithography and etching steps, and consequently the contour of the final pattern contains error sources of the different process steps. We describe the fidelity of the final pattern in terms of EPE, which is defined as the relative displacement of the edges of two features from their intended target position. We discuss our holistic patterning optimization approach to understand and minimize the EPE of the final pattern. As an experimental test vehicle we use the 7-nm logic device patterning process flow as developed by IMEC. This patterning process is based on Self-Aligned-Quadruple-Patterning (SAQP) using ArF lithography, combined with line cut exposures using EUV lithography. The computational metrology method to determine EPE is explained. It will be shown that ArF to EUV overlay, CDU from the individual process steps, and local CD and placement of the individual pattern features, are the important contributors. Based on the error budget, we developed an optimization strategy for each individual step and for the final pattern. Solutions include overlay and CD metrology based on angle resolved scatterometry, scanner actuator control to enable high order overlay corrections and computational lithography optimization to minimize imaging induced pattern placement errors of devices and metrology targets.
科研通智能强力驱动
Strongly Powered by AbleSci AI