三模冗余
现场可编程门阵列
静态随机存取存储器
软错误
计算机科学
可靠性(半导体)
门阵列
冗余(工程)
嵌入式系统
并行计算
计算机硬件
工程类
功率(物理)
物理
电子工程
操作系统
量子力学
作者
Andrew Elbert Wilson,Michael Wirthlin,Nathan Baker
标识
DOI:10.1109/tns.2023.3235582
摘要
Soft, configurable processors within field programmable gate array (FPGA) designs are susceptible to single-event upsets (SEUs). SEU mitigation techniques such as triple modular redundancy (TMR) and configuration memory scrubbing can be used to improve the reliability of soft processor designs. This article presents the improvements in the reliability of five different TMR soft processors within a neutron radiation environment. The TMR processors achieved up to a $75\times $ improvement in reliability at the cost of potentially $4.8\times $ resource utilization and an average 12.4% decrease in maximum frequency compared with the unmitigated designs. This work compares the metrics of reliability, power consumption, and performance among the default unmitigated processors and their TMR variations.
科研通智能强力驱动
Strongly Powered by AbleSci AI