抖动
锁相环
变量(数学)
数学
计算机科学
电信
数学分析
作者
Michele Rossoni,Simone M. Dartizio,Francesco Tesolin,Giacomo Castoro,Riccardo Dell’Orto,Andrea L. Lacaita,Salvatore Levantino
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2024-10-07
卷期号:60 (6): 2122-2133
被引量:6
标识
DOI:10.1109/jssc.2024.3469556
摘要
This article presents a fractional-N digital-to-time converter (DTC)-based digital phase-locked loop (PLL), achieving simultaneously low phase noise and low spurious tones. The PLL adopts a novel DTC circuit, denoted as reverse-concavity variable-slope (VS), which breaks the tradeoff between power consumption, phase noise, and linearity, which is typical of conventional VS-DTCs. A dedicated digital algorithm, working in the background of the PLL, is introduced to minimize DTC nonlinearity. The PLL prototype, fabricated in 28-nm bulk CMOS, has an active area of 0.21 mm(2) and dissipates 17.5 mW. At the near-integer channel around 8.75 GHz, it shows a worst case fractional spur of -63.4 dBc and an integrated rms jitter of 57.3 fs, including spurs. This results in a power-jitter figure of merit of -252.4 dB.
科研通智能强力驱动
Strongly Powered by AbleSci AI