静态随机存取存储器
软错误
单事件翻转
CMOS芯片
可靠性(半导体)
纳米
缩放比例
心烦意乱
光电子学
材料科学
电子线路
计算机科学
MOSFET
电子工程
电气工程
物理
晶体管
功率(物理)
数学
电压
计算机硬件
工程类
几何学
复合材料
统计
量子力学
作者
P. Chitra,S. Ravi,V. N. Ramakrishnan
标识
DOI:10.12928/telkomnika.v14i4.3458
摘要
This paper is under in-depth investigation due to suspicion of possible plagiarism on a high similarity index When junction based semiconductor devices are scaled down to extreme lower dimensions, the formation of ultra-sharp junctions between source/drain and channel becomes complex since the doping concentration has to vary by several orders of magnitudes over a distance of a few nanometers. In addition, As CMOS device is scaling down significantly, the sensitivity of Integrated Circuits (ICs) to Single Event Upset (SEU) radiation increases. As soft errors emerge as reliability threat there is a significant interest lies both at device and circuit level for SEU hardness in memories. The critical dose observed in FinFET and Junctionless-FinFET (JLT) based 6T-SRAM is given by LET = 1.4 and 0.1 pC/µm. The simulation result analyzes electrical and SEU radiation parameters of FinFET and JLT based 6T-SRAM memory circuit.
科研通智能强力驱动
Strongly Powered by AbleSci AI