计算机科学
处理器设计
嵌入式系统
模块化设计
特定于应用程序的指令集处理器
计算机体系结构
建筑
计算机硬件
精简计算指令集
指令集
现场可编程门阵列
微体系结构
操作系统
艺术
视觉艺术
作者
Yunrui Zhang,Zichao Guo,Jian Li,Fan Cai,Jianyang Zhou
标识
DOI:10.1109/asid52932.2021.9651690
摘要
As the IoT industry continues to boom, the market demand for embedded IoT processors will steadily grow in the future. As a new streamlined instruction set architecture, RISC-V has received a lot of attention since its release, and its concise instruction coding and flexible modular extensions make it ideal for the implementation of embedded IoT processors. In this paper, we design a 3-stage pipelined scalar micro-out-of-order processor based on the RISC-V architecture. The processor is compatible with the RV32IMA instruction set and has been verified by simulation and FPGA prototype to be functionally correct with a Coremark performance of 2.93 Coremark/MHz. We finally implemented it using SMIC 180nm process with a main frequency of 50MHz. The final experimental results show that the core circuit of the processor is 35K gate and the power consumption is 0.20 mW/MHz.
科研通智能强力驱动
Strongly Powered by AbleSci AI