NMOS逻辑
跨导
晶体管
材料科学
金属浇口
光电子学
逻辑门
电气工程
MOSFET
栅极电介质
栅氧化层
电子工程
工程类
电压
作者
Satya Sivanaresh M.,Pardeep Duhan,Nihar R. Mohapatra
标识
DOI:10.1109/ted.2015.2477368
摘要
This paper discusses in detail the effects of device dimensions and layout/design rules on the analog performance of gate-first high-K gate dielectrics and metal gate (HKMG) nMOS transistors. It is observed through detailed measurements that the transconductance of HKMG nMOS transistors increases with the reduction in the channel width. The 80-nm wide HKMG nMOS transistors show 1.3× improvement in the intrinsic gain and ~27% improvement in the transconductance generation efficiency compared with a 1000-nm wide transistor. The similar behavior is observed for all gate lengths. The physical mechanisms responsible for this behavior are identified and explained. It is finally shown that the analog performance of the HKMG nMOS transistors could be further improved by dividing a single active finger into multiple active fingers, by increasing active-to-active spacing, by increasing the gate pitch, and by eliminating the active dummies.
科研通智能强力驱动
Strongly Powered by AbleSci AI