三元运算
异质结
二进制数
逻辑门
光电子学
晶体管
材料科学
计算机科学
电气工程
工程类
算法
算术
数学
电压
程序设计语言
作者
Chungryeol Lee,Changhyeon Lee,Seung Min Lee,Junhwan Choi,Hocheon Yoo,Seyoung Im
标识
DOI:10.1038/s41467-023-39394-5
摘要
A new type of heterojunction non-volatile memory transistor (H-MTR) has been developed, in which the negative transconductance (NTC) characteristics can be controlled systematically by a drain-aligned floating gate. In the H-MTR, a reliable transition between N-shaped transfer curves with distinct NTC and monolithically current-increasing transfer curves without apparent NTC can be accomplished through programming operation. Based on the H-MTR, a binary/ternary reconfigurable logic inverter (R-inverter) has been successfully implemented, which showed an unprecedentedly high static noise margin of 85% for binary logic operation and 59% for ternary logic operation, as well as long-term stability and outstanding cycle endurance. Furthermore, a ternary/binary dynamic logic conversion-in-memory has been demonstrated using a serially-connected R-inverter chain. The ternary/binary dynamic logic conversion-in-memory could generate three different output logic sequences for the same input signal in three logic levels, which is a new logic computing method that has never been presented before.
科研通智能强力驱动
Strongly Powered by AbleSci AI