电容器
材料科学
铁电性
可靠性(半导体)
光电子学
非易失性存储器
降级(电信)
数据保留
电压
铁电电容器
极化(电化学)
电气工程
电子工程
电介质
工程类
物理
化学
物理化学
功率(物理)
量子力学
作者
J. Antonio Travieso-Rodríguez,K. Remack,K. Boku,K. R. Udayakumar,S. Aggarwal,Scott R. Summerfelt,F. G. Celii,S. Martín,Lindsey Hall,Kelly Taylor,T. S. Moise,H. McAdams,J. W. McPherson,R. Bailey,Glen R. Fox,M. Depner
标识
DOI:10.1109/tdmr.2004.837210
摘要
We report on the reliability properties of ferroelectric capacitors and memory arrays embedded in a 130-nm CMOS logic process with 5LM Cu/FSG. Low voltage (<1.5 V) operation is enabled by the 70-nm thick MOCVD PZT ferroelectric films. Data loss resulting from high temperature bakes is primarily caused by the imprint effect, which shows /spl sim/1.5 eV time-to-fail activation energy. Excellent bit endurance properties are observed on fully packaged memory arrays, with no degradation up to 10/sup 13/ write/read polarization switching cycles. Retention measured after 10/sup 12/ switching cycles demonstrates no degradation relative to arrays with minimal cycling.
科研通智能强力驱动
Strongly Powered by AbleSci AI