Seong‐Wan Ryu,Kyung Kyu Min,Sung-Hwan Hwang,Hyun-Min Seung,Sung-Soo Yoon,Yoonjae Nam,Jung-Min Moon,Yaeji Kim,E. S. Kim,Jongkook Park,Kyoungchul Jang,Sinwoo Kang,Tae-Kyun Kim,S.S. Kim,Ilsup Jin,Seonyong Cha
标识
DOI:10.1109/iedm45741.2023.10413732
摘要
To mitigate the constraint of the increased gate resistance for dual-workfunction-gate (DWG) cell transistors as a standard platform in the DRAM industry, a Middle-silicon- TiN Gate (MSTG), which replaces the n+-polysilicon with an ultra-thin TiN/silicon interlayer/bulk TiN was demonstrated in a fully integrated 1x-nm 16Gb, and provides superior retention time (2 times) without sacrificing the gate resistance compared to those of the single workfunction gate (SWG). (Keywords: dual-workfunction-gate, gate resistance, TiN, silicon interlayer, retention time, GIDL)