占空比
可靠性(半导体)
负偏压温度不稳定性
电路可靠性
计算
波形
节点(物理)
可靠性工程
电子工程
晶体管
压力(语言学)
计算机科学
工程类
MOSFET
电气工程
电压
算法
功率(物理)
哲学
物理
结构工程
量子力学
语言学
作者
Sangwoo Han,Junho Lee,Byung‐Su Kim,Juho Kim
标识
DOI:10.5573/jsts.2013.13.2.139
摘要
Negative bias temperature instability (NBTI) has become a major factor determining circuit reliability. The effect of the NBTI on the circuit performance depends on the duty cycle which represents the stress and recovery conditions of each device in a circuit. In this paper, we propose an analytical model to perform more accurate duty cycle estimation at the gate-level. The proposed model allows accurate (average error rate: 3%) computation of the duty cycle without the need for expensive transistor-level simulations Furthermore, our model estimates the waveforms at each node, allowing various aging effects to be applied for a reliable gatelevel circuit aging analysis framework.
科研通智能强力驱动
Strongly Powered by AbleSci AI