带隙基准
补偿(心理学)
电压基准
电压
计算机科学
电子工程
缩小
电气工程
工程类
跌落电压
精神分析
心理学
程序设计语言
作者
Д.Б. Колосков,V.P. Dragunov,A.V. Gluhov
标识
DOI:10.1109/edm58354.2023.10225106
摘要
The paper deals with the problem of counteracting parasitic layout elements in precise analog circuits, in particular, precision voltage references and high-bit DACs and ADCs. We described the two main methods of countering them - minimization and compensation ones. On the example of a 14-bit 1 GHz DAC with embedded Bandgap voltage reference, we evaluated the effect of parasitic resistances on the device performance and its static characteristics. We showed that parasitic resistances could increase the TC of the Bandgap voltage reference source by more than 4 times, from 4 ppm/C to 17.3 ppm/C. This impact was assessed as critical for studied 14-bit DAC functioning. With the compensation method of countering the parasitic resistances, we were able to reduce the TC of the reference to 4.8 ppm/C. We concluded that dealing with parasitic elements is mandatory for precision Bandgap voltage references and high-bit DACs, and the compensation method is effective for this task.
科研通智能强力驱动
Strongly Powered by AbleSci AI