静态随机存取存储器
CMOS芯片
费用分摊
电压
瞬态(计算机编程)
材料科学
电气工程
还原(数学)
光电子学
电容感应
电子工程
计算机科学
工程类
几何学
数学
操作系统
作者
Eric Karl,Zheng Guo,James W. Conary,Jeffrey Miller,Yong-Gee Ng,Satyanand Nalam,Daeyeon Kim,John Keane,Xiaofei Wang,Uddalak Bhattacharya,Guomin Zhang
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2016-01-01
卷期号:51 (1): 222-229
被引量:39
标识
DOI:10.1109/jssc.2015.2461592
摘要
A 0.6-1.1 V, 84 Mb pipelined SRAM array design implemented in 14 nm FinFET CMOS technology is presented. Two array architectures featuring a high-density 0.0500 μm 2 6T SRAM bitcell and a 0.0588 μm 2 6T SRAM bitcell targeting low voltage operation are detailed. The high-density array design reaches 2.7 GHz at 1.1 V with 14.5 Mb/mm 2 bit density, while the low voltage optimized array can operate at 0.6 V, 1.5 GHz under typical process conditions. A capacitive charge-share transient voltage collapse write-assist circuit (CS-TVC) enables a 24% reduction in write energy compared to previous techniques by eliminating bias currents during operation. Technology and assist co-optimization enable 50 mV reduction in V MIN and a 1.81× increase in density over a 22 nm design.
科研通智能强力驱动
Strongly Powered by AbleSci AI