比较器
功率延迟产品
传播延迟
比较器应用
消散
CMOS芯片
电子工程
功率(物理)
电气工程
转换器
放大器
计算机科学
动态需求
香料
电压
工程类
物理
加法器
热力学
量子力学
作者
Ankita Sinha,Shweta Gautam
标识
DOI:10.1109/conit55038.2022.9847800
摘要
When compared to typical two-stage dynamic latch comparators, this article describes a two-stage dynamic latch comparator that gives high speeds by consuming very little power. There are two stages in the proposed comparator: a dynamic latch and a pre-amplifier stage. In 32nm CMOS technology, the HSPICE tool is used to simulate the comparator circuit. Three distinct VDD supply input voltages i.e. 0.9 V, 1 V, and 1.1 V are used for the simulation and the performance parameters such as average power, propagation delay, power delay product, and power dissipation are investigated. Average power, propagation delay, power delay product, and power dissipation are found to be 7.37 µW, 0.148 µs, 38.1 fJ, and 0.257 µW, respectively, which are lower than conventional values.
科研通智能强力驱动
Strongly Powered by AbleSci AI