精简计算指令集
计算机科学
管道(软件)
指令集
中断
嵌入式系统
计算机体系结构
微体系结构
背景(考古学)
并行计算
操作系统
微控制器
古生物学
生物
作者
Wendi Zhang,Yonghui Zhang,Kun Zhao
标识
DOI:10.1109/acait53529.2021.9731161
摘要
RISC-V is a new open-source instruction set architecture, which has received extensive attention from the industry, and it is explored and designed in this context. Based on the RISC-V instruction set architecture, this paper designs a processor that supports a subset of the RV32IM instruction. It uses a three-stage pipeline technology, namely, value, decoding, and execution modules, with static branch prediction and Harvard storage structure. The main modules are pipeline module, control module, interrupt exception and storage module. Iverilog was used for simulation testing and passed the RISC-V test case. The final result showed that the processor can run normally at a clock frequency of 50MHz.
科研通智能强力驱动
Strongly Powered by AbleSci AI