现场可编程门阵列
计算机科学
VHDL语言
乘数(经济学)
加法器
Virtex公司
乘法(音乐)
算法
并行计算
有限域
硬件描述语言
计算机硬件
数学
电信
组合数学
经济
宏观经济学
延迟(音频)
作者
Munkhbaatar Chinbat,Liji Wu,Altantsooj Batsukh,Uyangaa Khuchit,Xiangmin Zhang,Bayarpurev Mongolyn,Ke Xu,Wei Yang
标识
DOI:10.1109/asid50160.2020.9271714
摘要
An efficient implementation of the multiplication part is one of the significant procedures of the cryptography algorithms. In this paper, the six altered parallel multiplication methods are proposed to implement in 192-bit for the SM2 algorithm. The CPAM, CSAM, Tri-Section Pezaris, Baugh-Wooley array, Modified Booth, and the Montgomery multipliers are compared by considering minimum operational speed, area, and power. We used a mod m reducer circuit for comparing with similar outputs of the multiplier architectures. Through the final comparison, the Montgomery gives the efficient result by 504 LUTs, 5.532ns timing, 0.101mW dynamic power. The proposed work is implemented on the Xilinx Virtex-7 FPGA board, and the programming language is VHDL.
科研通智能强力驱动
Strongly Powered by AbleSci AI