静态随机存取存储器
联轴节(管道)
计算机科学
计算机硬件
物理
电气工程
材料科学
工程类
冶金
作者
K. Shiba,Mitsuji Okada,Atsutake Kosuge,Mototsugu Hamada,Tadahiro Kuroda
出处
期刊:IEEE Journal of Solid-state Circuits
[Institute of Electrical and Electronics Engineers]
日期:2022-12-02
卷期号:58 (7): 2075-2086
被引量:12
标识
DOI:10.1109/jssc.2022.3224421
摘要
A 0.7-pJ/bit, 8.5-Gb/s/link inductive coupling interchip wireless communication interface for a 3D- stacked static-random access memory (SRAM) has been developed in a 7-nm FinFET process. A new physical placement method that allows coils to be placed over off-the-shelf SRAM macros with small magnetic field attenuation, together with the use of synchronous communication using Manchester encoding and a clocked comparator to enable the detection of small-swing signals, achieves a 26% reduction in SRAM die area compared to through-silicon via (TSV)-based stacking. Interchip communication at 0.7 pJ/bit, 8.5 Gb/s/link was confirmed using test chips. A 4-hi 3D- stacked SRAM module using the proposed interface achieves a 1.2-TB/s/mm 2 area efficiency, representing a two orders-of-magnitude improvement over the state-of-the-art 3D- stacked SRAM.
科研通智能强力驱动
Strongly Powered by AbleSci AI