计算机科学
炸薯条
计算机硬件
串行通信
现场可编程门阵列
CMOS芯片
抖动
无线电接收机设计
帧速率
嵌入式系统
电子工程
频道(广播)
工程类
电信
发射机
人工智能
作者
Pil-Ho Lee,Han-Yeol Lee,Yeong-Woong Kim,Han-Young Hong,Young-Chan Jang
出处
期刊:IEEE Transactions on Consumer Electronics
[Institute of Electrical and Electronics Engineers]
日期:2017-08-01
卷期号:63 (3): 209-215
被引量:10
标识
DOI:10.1109/tce.2017.014908
摘要
A 2.5-Gbps/lane receiver bridge chip, which fully supports the protocol of the D-PHY version 1.2 for the mobile industry processor interface (MIPI) camera serial interface (CSI)-2, is proposed for a field-programmable gate array (FPGA)-based frame grabber. The proposed receiver bridge chip converts four-lane high-speed data of scalable low-voltage signaling (SLVS) of the MIPI CSI-2 into 32 low-speed data of low-voltage CMOS (LVCMOS) signaling for a parallel interface with a FPGA chip. In order to achieve this, each data lane of the proposed receiver bridge chip has a 1-to-8 deserializer including a byte synchronizer. Furthermore, an asynchronous delay line per lane compensates the time skew among the five lanes, including a clock lane. A common-gate level shifter (CGLS) with a continuous-time linear equalizer (CTLE) is proposed to improve the voltage gain and bandwidth of the high-speed receiver. The proposed receiver bridge chip is implemented using a 0.11-μm CMOS process with a 1.2 V supply. The area and power consumption of the proposed receiver bridge chip are 5.29 mm2 and 7.2 mW/Gbps/lane, respectively. The proposed CTLE of the high-speed receiver achieves the improved peak-to-peak time jitter of 0.311I at a data rate of 3.0 Gbps/lane. The FPGA-based frame grabber processes the image or video data supplied by a camera sensor with the MIPI CSI-2 by using the proposed receiver bridge chip.
科研通智能强力驱动
Strongly Powered by AbleSci AI