薄脆饼
可靠性(半导体)
电阻式触摸屏
计算机科学
压力(语言学)
自动测试模式生成
流量(数学)
晶片测试
故障覆盖率
机制(生物学)
嵌入式系统
电子工程
工程类
电子线路
电气工程
功率(物理)
语言学
物理
哲学
几何学
数学
认识论
量子力学
作者
Saidapet Ramesh,Kristofor Dickson,Akshay Jaiswal,Robert Marchese,Kiran Sunny Thota
标识
DOI:10.1109/vts56346.2023.10139954
摘要
Continuous analysis of multiple defective dies on a FinFET design indicated a failure mechanism with resistive defect on one library cell. All the units under study had passed the wafer probe test flow and only failed during internal quality and reliability study flows. In this paper, we present the details of developing and deploying targeted stress and test patterns using custom hand-written User Defined Fault Model (UDFM) files. This was essential to address a failure mechanism that was root-caused to not enough high-voltage stress applied in order to accelerate the resistive defect in wafer probe test flow. The defect location inside this cell created feedback in the circuit that limited the current through the defective path, making it more difficult to both accelerate and detect the existence of the problem in wafer probe test flow. A novel solution using the combination of targeted custom ATPG patterns to stress and accelerate the defect mechanism and custom ATPG patterns to also screen defects were generated using the custom UDFM file and deployed in the wafer probe test flow. Finally, we will present unique silicon fallout data from the targeted custom tests which confirmed effectiveness of targeted stress to accelerate and screen defective die early in wafer probe test flow.
科研通智能强力驱动
Strongly Powered by AbleSci AI