现场可编程门阵列
环形振荡器
时间数字转换器
门阵列
计算机科学
计算机硬件
电子工程
频道(广播)
嵌入式系统
工程类
CMOS芯片
电信
抖动
时钟信号
作者
Safa Berrima,Yves Blaquière,Yvon Savaria
标识
DOI:10.1109/tim.2021.3106100
摘要
This paper proposes and validates a low complexity multichannel ring-oscillator based Time-to-Digital Converter (TDC) architecture for field programmable gate arrays (FPGAs). Channels of that TDC are mainly composed of Look-Up Tables (LUTs) configured as embedded memories. The channels share a same ring oscillator. A previously proposed delay tuning method was used to increase the overall accuracy by balancing the TDC channels. Compared to previously reported TDCs, the proposed architecture consumes less resources without degrading performances. A nine-channel TDC was implemented in a Zynq-7 Xilinx FPGA. Single-shot precision of 92.7 ps and accuracy of 92.9 ps were achieved, while consuming 1.49% and 1.31% of the available LUTs and FFs of a ZYNQxc7z010-3clg400 Xilinx FPGA respectively.
科研通智能强力驱动
Strongly Powered by AbleSci AI