倒装芯片
模具(集成电路)
材料科学
焊接
温度循环
分层(地质)
芯片级封装
互连
脆性
有限元法
热铜柱凸点
四平无引线包
压力(语言学)
电子包装
复合材料
结构工程
图层(电子)
热的
光电子学
工程类
胶粘剂
哲学
语言学
纳米技术
薄脆饼
气象学
古生物学
构造学
俯冲
物理
电信
生物
作者
Amirul Afripin,B. Carpenter,Torsten Hauck
标识
DOI:10.1109/eurosime52062.2021.9410879
摘要
Current electronic devices and features sizes are becoming smaller, lighter, with ever-increasing electrical performance requirements. For flip chip devices, Cu-pillar technology enables reduced pitch and reduced package size with good electrical performance. Cu-pillar interconnects require the development of reliable interconnects including many design features such as: die thickness, underfill materials, and substrate design. The enhanced design is needed to avoid issues associated with package warpage, die backside stress, low-k dielectric cracking (during chip attach and temperature cycling), solder joint reliability, and electromigration failure. This paper presents mechanical simulation through finite element modeling of Cu-pillar interconnects and package designs to help the design selection process to improve the reliability of the package under thermal-mechanical loading conditions. The simulation uses a technique of homogenized properties of the Cu-pillar and the underfill material in the die-attach area in the global model to determine stresses. Two failure modes were assessed: a) Brittle fracture of the die and b) Interface delamination between Al pad/die interface. Results show that a thinner Si die has a lower risk of brittle crack compared to the thicker die of 300um. The use of mold compound with higher coefficient of thermal expansion (CTE) reduces delamination risk of the Al pad.
科研通智能强力驱动
Strongly Powered by AbleSci AI