电容
钥匙(锁)
CMOS芯片
计算机科学
晶体管
逻辑门
解耦(概率)
缩放比例
电子工程
备用电源
电气工程
工程类
物理
数学
几何学
控制工程
电压
电极
计算机安全
量子力学
作者
B. Senapati,Jeongho Do,Anthony Young,Daniel J. Dechene,Seunghyun Song,Yonghee Park,Jeongsoon Kong,Nicholas A. Lanzillo,Chen Zhang,Susan Fan,Sanghoon Baek,Sagarika Mukesh,Hemanth Jagannathan,Brent Anderson,Teresa Wu,Dechao Guo,Kang-Ill Seo,Huiming Bu
摘要
Vertical-Transport (VTFET) Nanosheet Technology is an attractive solution to enable aggressive CMOS scaling in the sub-45nm contact-gate-pitch (CGP) regime. By decoupling the classic tradeoff of S/D contacts, gate length & contactgate-pitch (CGP), VTFET technology overcomes middle-of-the-line (MOL) dominated performance pinch-points by providing independent optimization of the contact dimension & device width as well as significant effective capacitance (Ceff) reduction [1]. VTFET offers an attractive solution at sub-45nm CGP, however it introduces unique design challenges that need to be optimized to take full power-performance-area (PPA) entitlement. In this paper, we present for the first time a logic standard cell architecture to enable a competitive VTFET technology. First, we introduce key features of the VTFET architecture which enable significant advantages relative to leading-edge competitive technologies. Further we describe key Design Technology Co-Optimization (DTCO) scaling knobs that naturally lend themselves to VTFET such as single fins, buried power rails and gate-contact super vias can achieve competitive area scaling vs. an industry 7nm lateral FinFET transistor reference. Finally, we draw conclusions of overall PPA benefits of this technology.
科研通智能强力驱动
Strongly Powered by AbleSci AI