标准电池
偏压
CMOS芯片
逆变器
电子工程
能量(信号处理)
水准点(测量)
电压
过程(计算)
逻辑门
高效能源利用
香料
能源消耗
电气工程
工程类
计算机科学
集成电路
物理
操作系统
量子力学
地理
大地测量学
作者
Jaehun Jun,Jaegeun Song,Chulwoo Kim
出处
期刊:IEEE Transactions on Circuits and Systems I-regular Papers
[Institute of Electrical and Electronics Engineers]
日期:2017-10-30
卷期号:65 (5): 1567-1580
被引量:19
标识
DOI:10.1109/tcsi.2017.2758793
摘要
A digital cell library operating in the near-threshold voltage (NTV) region is presented to obtain both high energy efficiency and optimized performance. The proposed library oriented to the NTV region is optimized using the parasitic effects of nanometer process technology and a body-biasing technique. To maximize the energy efficiency, the proposed cell library utilized the minimum width allowed by the process as the base width unit. To enhance the performance, digital cells were developed with various strengths whose sizing method relies on the minimum unit width, reverse short channel effect, and inverse narrow width effect. An asymmetric gate-length scheme is applied to multi-fan-in logic gates to increase the performance. Also, the proposed TAP cell was added, combined with an inverter-based forward body-biasing circuit. Finally, a library with 59 cells was developed and made available for synthesis and automatic layout and the proposed NTV library was then evaluated with ISCAS benchmark logics. The proposed NTV cell library shows more than 10~20% less energy consumption compared with a conventional digital cell library using minimum gate length and monolithic width. EDP is also increased by 10~20% with a simply controlled body-biasing scheme compared with the conventional one.
科研通智能强力驱动
Strongly Powered by AbleSci AI